CS4953xx数据表
32位音频解码器DSP系列
目录
1.文档策略...........................................................................................................4
2.概述....................................................................................................................................4
2.1迁移从CS4953x3到CS4953x4 ............................................ .................................................. 5 .....
2.2许可..................................................................................................................................................五
3.代码叠加...........................................................................................................................5
4.硬件功能说明............................................. .............................................. 7
4.1 DSP核心................................................................................................................................................. 7
4.1.1 DSP存储器...............................................................................................................................7
4.1.2 DMA控制器............................................................................................................................7
4.2片上DSP外设......................................................................................................................... 8
4.2.1数字音频输入接口( DAI ) .......................................................................................................8
4.2.2数字音频输出端口( DAO ) ........................................ .................................................. 8 ........
4.2.3串行控制端口1 & 2(I
2
C
或SPI
) .....................................................................................8
4.2.4并行控制端口....................................................................................................................8
4.2.5外部存储器接口..........................................................................................................8
4.2.6 GPIO ............................................................................................................................................8
4.2.7基于PLL的时钟发生器........................................................................................................8
4.3 DSP的I / O说明................................................................................................................................. 8
4.3.1复用引脚..........................................................................................................................8
4.3.2终止要求...........................................................................................................9
4.3.3垫............................................................................................................................................9
4.4应用程序代码安全........................................................................................................................ 9
5.特征和规格............................................. .......................................... 10
5.1绝对最大额定值.................................................................................................................... 10
5.2推荐工作条件.............................................. .................................................. .... 10
5.3数字直流特性...................................................................................................................... 10
5.4电源特性................................................................................................................ 11
5.5热数据( 144引脚LQFP ) ................................................................................................................ 11
5.6热数据( 128引脚LQFP ) ................................................................................................................ 11
5.7开关特征 - RESET ....................................................................................................... 11
5.8开关特性 - XTI ............................................................................................................ 12
5.9开关特性 - 内部时钟............................................ ................................................ 13
5.10开关特性 - 串行控制端口 - SPI从机模式。 .................................................. .. 14
5.11开关特性 - 串行控制端口 - SPI主模式....................................... ............ 15
5.12开关特性 - 串行控制端口 - 我
2
C从模式............................................... ....... 16
5.13开关特性 - 串行控制端口 - 我
2
主控模式下............................................... ..... 17
5.14开关特性 - 并行控制端口 - 英特尔
从模式.............................................. 18
5.15开关特性 - 并行控制端口 - 摩托罗拉
从模式....................................... 20
5.16开关特性 - UART ...................................................................................................... 22
5.17开关特性 - 数字音频从输入端口......................................... ........................ 23
5.18开关特性 - 从DSD输入端口.......................................... .................................. 24
5.19开关特性 - 数字音频输出端口.......................................... .............................. 24
5.20开关特性 - SDRAM接口............................................ ........................................ 25
PR
EL
IM
2
6.订购信息..............................................................................................................28
7.环境,制造和操作信息......................................... ....... 29
8.器件的引脚图.........................................................................................................30
8.1 128引脚LQFP封装引脚图( CS495303 / CS495313 ) ..................................... ................................. 30
8.2 128引脚LQFP封装引脚图( CS495304 / CS495314 ) ..................................... ................................. 31
版权所有2009 Cirrus Logic公司
DS705PP5
IN
AR
Y