R
英特尔830MP芯片组
4.5.2.17
4.5.2.18
4.5.2.19
4.5.2.20
4.5.2.21
4.5.2.22
5
MBASE - 内存基地址寄存器 - 设备# 1 .................. 93
MLIMIT - 内存限制地址寄存器 - 设备# 1 ................... 93
PMBASE - 预取内存基地址寄存器 - 设备
#1 ...................................................................................................95
PMLIMIT - 预取内存限制地址寄存器 - 设备
#1 ...................................................................................................95
BCTRL - PCI - PCI桥控制寄存器 - 设备# 1 .................. 96
ERRCMD1 - 错误命令寄存器 - 设备# 1 ....................... 98
功能描述................................................................................................................99
5.1
系统地址Map.....................................................................................................99
5.1.1
系统的内存地址范围.............................................. ................. 99
5.1.2
兼容性区域................................................ ...................................... 101
5.1.2.1
DOS区( 00000H - 9FFFFh ) ........................................... ............. 102
5.1.2.2
传统的VGA范围( A0000h - BFFFFh ) ...................................... 102
5.1.2.3
兼容SMRAM地址范围( A0000h - BFFFFh ) ............. 102
5.1.2.4
单色适配器( MDA )范围( B0000h - B7FFFh ) ............ 102
5.1.2.5
扩展区( C0000H - DFFFFh ) ........................................... ... 103
5.1.2.6
扩展系统BIOS区( E0000h - EFFFFh ) ......................... 103
5.1.2.7
系统BIOS区( F0000H - FFFFFh地址) .......................................... 103
5.1.3
内存扩展区............................................... .............................. 103
5.1.3.1
主系统SDRAM的地址范围( 0010_0000h顶部的主
内存) ................................................ ........................................ 103
5.1.3.1.1
15 MB , 16 MB窗口............................................ 104 ....
5.1.3.1.2
预分配内存.............................................. ... 104
5.1.3.2
扩展SMRAM地址范围( HSEG和TSEG ) ............... 104
5.1.3.2.1
HSEG ................................................. ......................... 104
5.1.3.2.2
TSEG ................................................. ......................... 104
5.1.3.3
PCI内存地址范围(前主内存为4GB ) ...... 104
5.1.3.4
配置空间( FEC0_0000h -FECF_FFFFh , FEE0_0000h-
FEEF_FFFFh ) ................................................ ............................... 105
5.1.3.5
高BIOS区( FFE0_0000h -FFFF_FFFFh ) ............................ 105
5.1.4
AGP内存地址范围.............................................. .................... 105
5.2
主持人Interface...............................................................................................................106
5.2.1
概观....................................................................................................106
5.2.2
英特尔奔腾III处理器-M独特的PSB活动................................... 106
5.2.3
主机地址4 GB以上............................................. ........................ 108
5.2.4
主机总线周期............................................... .......................................... 109
5.2.4.1
部分读取................................................ ................................. 109
5.2.4.2
部分线路的读取和写入交易........................................ 109
5.2.4.3
缓存线读取............................................... .......................... 109
5.2.4.4
部分写入................................................ ................................. 109
5.2.4.5
高速缓存行写............................................... .......................... 109
5.2.4.6
内存读取和禁止(长> 0 ) ................................... 109
5.2.4.7
内存读取和禁止(长度= 0 ) ................................... 109
5.2.4.8
内存读取(长度= 0 ) ........................................... ................ 110
5.2.4.9
主机发起的零长度R / W周期......................................... 110
5.2.4.10缓存一致性周期............................................ .................. 110
5.2.4.11中断确认周期............................................ .......... 111
5.2.4.12锁定周期............................................. .................................. 111
5.2.4.12.1
CPU<->System SDRAM锁定周期.................... 111
5.2.4.12.2
CPU<->Hub界面锁定周期......................... 111
5.2.4.12.3
CPU<->AGP / PCI锁定周期................................ 111
5.2.4.13分支跟踪周期............................................ ......................... 111
298338-001
数据表
5